Follow
Ricardo Póvoa
Ricardo Póvoa
Verified email at lx.it.pt - Homepage
Title
Cited by
Cited by
Year
AIDA: Layout-aware analog circuit-level sizing with in-loop layout generation
N Lourenço, R Martins, A Canelas, R Povoa, N Horta
Integration 55, 316-329, 2016
482016
AIDA: Robust layout-aware synthesis of analog ICs including sizing and layout generation
R Martins, N Lourenço, A Canelas, R Póvoa, N Horta
2015 International Conference on Synthesis, Modeling, Analysis and …, 2015
392015
Automatic synthesis of RF front-end blocks using multi-objective evolutionary techniques
R Povoa, I Bastos, N Lourenço, N Horta
Integration 52, 243-252, 2016
382016
Floorplan-aware analog IC sizing and optimization based on topological constraints
N Lourenço, A Canelas, R Póvoa, R Martins, N Horta
Integration 48, 183-197, 2015
382015
Two-step RF IC block synthesis with preoptimized inductors and full layout generation in-the-loop
R Martins, N Lourenço, F Passos, R Póvoa, A Canelas, E Roca, ...
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2018
372018
Using polynomial regression and artificial neural networks for reusable analog IC sizing
N Lourenço, E Afacan, R Martins, F Passos, A Canelas, R Póvoa, N Horta, ...
2019 16th International Conference on Synthesis, Modeling, Analysis and …, 2019
312019
On the exploration of promising analog ic designs via artificial neural networks
N Lourenço, J Rosa, R Martins, H Aidos, A Canelas, R Póvoa, N Horta
2018 15th International Conference on Synthesis, Modeling, Analysis and …, 2018
302018
FUZYE: A Fuzzy -Means Analog IC Yield Optimization Using Evolutionary-Based Algorithms
A Canelas, R Póvoa, R Martins, N Lourenço, J Guilherme, JP Carvalho, ...
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2018
272018
Single-stage amplifier biased by voltage combiners with gain and energy-efficiency enhancement
R Povoa, N Lourenco, R Martins, A Canelas, NCG Horta, J Goes
IEEE Transactions on Circuits and Systems II: Express Briefs 65 (3), 266-270, 2017
262017
Single-stage amplifiers with gain enhancement and improved energy-efficiency employing voltage-combiners
R Povoa, N Lourenço, N Horta, R Santos-Tavares, J Goes
2013 IFIP/IEEE 21st International Conference on Very Large Scale Integration …, 2013
262013
Artificial neural networks as an alternative for automatic analog IC placement
D Guerra, A Canelas, R Póvoa, N Horta, N Lourenço, R Martins
2019 16th International Conference on Synthesis, Modeling, Analysis and …, 2019
242019
LC-VCO automatic synthesis using multi-objective evolutionary techniques
R Póvoa, R Lourenço, N Lourenço, A Canelas, R Martins, N Horta
2014 IEEE International Symposium on Circuits and Systems (ISCAS), 293-296, 2014
242014
Single-stage OTA biased by voltage-combiners with enhanced performance using current starving
R Povoa, N Lourenço, R Martins, A Canelas, N Horta, J Goes
IEEE Transactions on Circuits and Systems II: Express Briefs 65 (11), 1599-1603, 2017
232017
Current-flow and current-density-aware multi-objective optimization of analog IC placement
R Martins, R Povoa, N Lourenço, N Horta
Integration 55, 295-306, 2016
232016
Semi-supervised artificial neural networks towards analog IC placement recommender
A Gusmão, F Passos, R Póvoa, N Horta, N Lourenço, R Martins
2020 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2020
212020
Enhanced systematic design of a voltage controlled oscillator using a two-step optimization methodology
F Passos, R Martins, N Lourenço, E Roca, R Povoa, A Canelas, ...
Integration 63, 351-361, 2018
192018
A folded voltage-combiners biased amplifier for low voltage and high energy-efficiency applications
R Póvoa, N Lourenço, R Martins, A Canelas, N Horta, J Goes
IEEE Transactions on Circuits and Systems II: Express Briefs 67 (2), 230-234, 2019
162019
Efficient yield optimization method using a variable K-Means algorithm for analog IC sizing
A Canelas, R Martins, R Póvoa, N Lourenço, N Horta
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017 …, 2017
142017
Yield optimization using k-means clustering algorithm to reduce Monte Carlo simulations
A Canelas, R Martins, R Póvoa, N Lourenço, N Horta
2016 13th International Conference on Synthesis, Modeling, Analysis and …, 2016
142016
Shortening the gap between pre-and post-layout analog IC performance by reducing the LDE-induced variations with multi-objective simulated quantum annealing
R Martins, N Lourenço, R Póvoa, N Horta
Engineering Applications of Artificial Intelligence 98, 104102, 2021
132021
The system can't perform the operation now. Try again later.
Articles 1–20