Follow
Armin Tajalli
Title
Cited by
Cited by
Year
Methods and systems for noise resilient, pin-efficient and low power communications with sparse signaling codes
H Cronie, A Shokrollahi, A Tajalli
US Patent 8,649,445, 2014
1772014
Implementing ultra-high-value floating tunable CMOS resistors
A Tajalli, Y Leblebici, EJ Brauer
IEE Electronics Letters 44 (5), 349-350, 2008
1502008
Efficient processing and detection of balanced codes
A Tajalli, H Cronie, A Shokrollahi
US Patent 8,593,305, 2013
1452013
Subthreshold source-coupled logic circuits for ultra-low-power applications
A Tajalli, EJ Brauer, Y Leblebici, E Vittoz
IEEE Journal of Solid-State Circuits 43 (7), 1699-1710, 2008
1442008
A review on quantum computing: From qubits to front-end electronics and cryogenic MOSFET physics
F Jazaeri, A Beckers, A Tajalli, JM Sallese
2019 MIXDES-26th International Conference" Mixed Design of Integrated …, 2019
1242019
Methods and systems for noise resilient, pin-efficient and low power communications with sparse signaling codes
H Cronie, A Shokrollahi, A Tajalli
US Patent 9,154,252, 2015
942015
Extreme low-power mixed signal IC design: subthreshold source-coupled circuits
A Tajalli, Y Leblebici
Springer Science & Business Media, 2010
932010
Symmetric is linear equalization circuit with increased gain
A Tajalli
US Patent 9,148,087, 2015
852015
High performance phase locked loop
A Tajalli
US Patent 10,057,049, 2018
792018
Design trade-offs in ultra-low-power digital nanoscale CMOS
A Tajalli, Y Leblebici
IEEE Transactions on Circuits and Systems I: Regular Papers 58 (9), 2189-2200, 2011
782011
A Slew Controlled LVDS Output Driver Circuit in 0.18 m CMOS Technology
A Tajalli, Y Leblebici
IEEE journal of solid-state circuits 44 (2), 538-548, 2009
662009
Vector signaling codes for densely-routed wire groups
A Shokrollahi, A Hormati, A Tajalli
US Patent 10,333,741, 2019
632019
High speed communications system
A Hormati, A Tajalli, A Shokrollahi
US Patent 9,832,046, 2017
592017
10.1 A pin-efficient 20.83 Gb/s/wire 0.94 pJ/bit forwarded clock CNRZ-5-coded SerDes up to 12mm for MCM packages in 28nm CMOS
A Shokrollahi, D Carnelli, J Fox, K Hofstra, B Holden, A Hormati, P Hunt, ...
2016 IEEE International Solid-State Circuits Conference (ISSCC), 182-183, 2016
542016
Lock detector for phase lock loop
A Tajalli
US Patent 9,906,358, 2018
492018
Voltage sampler driver with enhanced high-frequency gain
A Tajalli
US Patent 10,003,315, 2018
422018
Ultra low power subthreshold MOS current mode logic circuits using a novel load device concept
A Tajalli, E Vittoz, Y Leblebici, EJ Brauer
ESSCIRC 2007-33rd European Solid-State Circuits Conference, 304-307, 2007
412007
Multi-modal data-driven clock recovery circuit
A Tajalli, A Hormati
US Patent 10,693,473, 2020
392020
Methods and systems for providing multi-stage distributed decision feedback equalization
A Tajalli
US Patent 10,326,623, 2019
382019
Leakage current reduction using subthreshold source-coupled logic
A Tajalli, Y Leblebici
IEEE Transactions on Circuits and Systems II: Express Briefs 56 (5), 374-378, 2009
382009
The system can't perform the operation now. Try again later.
Articles 1–20