A Single-Channel, 600-MS/s, 12-b, Ringamp-Based Pipelined ADC in 28-nm CMOS J Lagos, B Hershberg, E Martens, P Wambacq, J Craninckx IEEE Journal of Solid-State Circuits 54 (2), 403 - 416, 2018 | 93 | 2018 |
A 1-GS/s, 12-b, Single-Channel Pipelined ADC With Dead-Zone-Degenerated Ring Amplifiers J Lagos, B Hershberg, E Martens, P Wambacq, J Craninckx IEEE Journal of Solid-State Circuits 54 (3), 646 - 658, 2019 | 86 | 2019 |
A 10.1-ENOB, 6.2-fJ/conv.-step, 500-MS/s, Ringamp-Based Pipelined-SAR ADC With Background Calibration and Dynamic Reference Regulation in 16-nm CMOS J Lagos, N Markulić, B Hershberg, D Dermit, M Shrivas, E Martens, ... IEEE Journal of Solid-State Circuits 57 (4), 1112-1124, 2022 | 47 | 2022 |
3.1 A 3.2 GS/s 10 ENOB 61mW Ringamp ADC in 16nm with Background Monitoring of Distortion B Hershberg, D Dermit, B van Liempd, E Martens, N Markulic, J Lagos, ... 2019 IEEE International Solid-State Circuits Conference-(ISSCC), 58-60, 2019 | 46 | 2019 |
Worst-case induced disturbances in digital and analog interchip interconnects by an external electromagnetic plane wave—Part I: Modeling and algorithm JL Lagos, F Fiori IEEE Transactions on Electromagnetic Compatibility 53 (1), 178-184, 2011 | 45 | 2011 |
A 4-GS/s 10-ENOB 75-mW ringamp ADC in 16-nm CMOS with background monitoring of distortion B Hershberg, D Dermit, B van Liempd, E Martens, N Markulić, J Lagos, ... IEEE Journal of Solid-State Circuits 56 (8), 2360-2374, 2021 | 35 | 2021 |
16.3 A Single-Channel 5.5 mW 3.3 GS/s 6b Fully Dynamic Pipelined ADC with Post-Amplification Residue Generation Z Zheng, L Wei, J Lagos, E Martens, Y Zhu, CH Chan, J Craninckx, ... 2020 IEEE International Solid-State Circuits Conference-(ISSCC), 254-256, 2020 | 31 | 2020 |
On-line software-based self-test of the address calculation unit in RISC processors P Bernardi, L Ciganda, M de Carvalho, M Grosso, J Lagos-Benites, ... 2012 17th IEEE European Test Symposium (ETS), 1-6, 2012 | 31 | 2012 |
A 1-MS/s to 1-GS/s Ringamp-Based Pipelined ADC With Fully Dynamic Reference Regulation and Stochastic Scope-on-Chip Background Monitoring in 16 nm B Hershberg, N Markulić, J Lagos, E Martens, D Dermit, J Craninckx IEEE Journal of Solid-State Circuits 56 (4), 1227-1240, 2021 | 30 | 2021 |
3.6 A 6-to-600MS/s Fully Dynamic Ringamp Pipelined ADC with Asynchronous Event-Driven Clocking in 16nm B Hershberg, B van Liempd, N Markulic, J Lagos, E Martens, D Dermit, ... 2019 IEEE International Solid-State Circuits Conference-(ISSCC), 68-70, 2019 | 27 | 2019 |
Worst case-induced disturbances in microstrip interchip interconnects by an external electromagnetic plane wave—Part II: Analysis and validation JL Lagos, F Fiori IEEE Transactions on Electromagnetic Compatibility 53 (2), 491-500, 2011 | 22 | 2011 |
A 3.3-GS/s 6-b Fully Dynamic Pipelined ADC With Linearized Dynamic Amplifier Z Zheng, L Wei, J Lagos, E Martens, Y Zhu, CH Chan, J Craninckx, ... IEEE Journal of Solid-State Circuits 57 (6), 1673-1683, 2021 | 13 | 2021 |
A 950 MHz Clock 47.5 MHz BW 4.7 mW 67 dB SNDR Discrete Time Delta Sigma ADC Leveraging Ring Amplification and Split-Source Comparator Based Quantizer in 28 nm CMOS LM Santana, E Martens, J Lagos, B Hershberg, P Wambacq, J Craninckx IEEE Journal of Solid-State Circuits 57 (7), 2068-2077, 2022 | 9 | 2022 |
A 1.67-GSps TI 10-bit ping-pong SAR ADC with 51-dB SNDR in 16-nm FinFET D Dermit, M Shrivas, K Bunsen, JL Benites, J Craninckx, E Martens IEEE Solid-State Circuits Letters 3, 150-153, 2020 | 9 | 2020 |
A versatile analog front-end for sensors based on piezoresistive silicon nanowire detection O Leman, A Nikas, H Zhou, JL Lagos, BJ Vinchhi, J Hauer, G Jourdan, ... 2015 IEEE International Symposium on Circuits and Systems (ISCAS), 666-669, 2015 | 8 | 2015 |
Asynchronous Event-Driven Clocking and Control in Pipelined ADCs B Hershberg, B van Liempd, N Markulić, J Lagos, E Martens, D Dermit, ... IEEE Transactions on Circuits and Systems I: Regular Papers 68 (7), 2813-2826, 2021 | 7 | 2021 |
A 83dB SNDR low power readout ASIC for piezoresistive nanogauge based gyroscopes A Nikas, O Leman, H Zhou, JL Lagos, BJ Vinchhi, J Hauer 2016 IEEE International Symposium on Circuits and Systems (ISCAS), 2238-2241, 2016 | 7 | 2016 |
An Auxiliary-Channel-Sharing Background Distortion and Gain Calibration Achieving >8dB SFDR Improvement over 4th Nyquist Zone in 1GS/s ADC L Wei, Z Zheng, N Markulic, J Lagos, E Martens, Y Zhu, CH Chan, ... 2021 Symposium on VLSI Circuits, 1-2, 2021 | 5 | 2021 |
An FPGA-Emulation-Based Platform for Characterization of Digital Baseband Communication Systems J Lagos-Benites, M Grosso, MS Reorda, G Audisio, M Pipponzi, ... 2011 IEEE International Symposium on Defect and Fault Tolerance in VLSI and …, 2011 | 4 | 2011 |
A 12-bit 1GS/s ADC With Background Distortion and Split-ADC-Like Gain Calibration L Wei, Z Zheng, N Markulic, J Lagos, E Martens, RP Martins, Y Zhu, ... IEEE Transactions on Circuits and Systems I: Regular Papers, 2023 | 3 | 2023 |