Follow
Yngvar Berg
Yngvar Berg
Professor - Nanoelectronic System Group - Dept. of Informatics - University of Oslo - Norway
Verified email at ifi.uio.no - Homepage
Title
Cited by
Cited by
Year
Ultra low-voltage/low-power digital floating-gate circuits
Y Berg, DT Wisland, TS Lande
IEEE Transactions on circuits and systems II: Analog and digital signal …, 1999
1261999
Programming floating-gate circuits with UV-activated conductances
Y Berg, TS Lande, O Naess
IEEE Transactions on Circuits and Systems II: Analog and Digital Signal …, 2001
932001
State-of-the-art power management circuits for piezoelectric energy harvesters
F Dell'Anna, T Dong, P Li, Y Wen, Z Yang, MR Casu, M Azadmehr, Y Berg
IEEE Circuits and Systems Magazine 18 (3), 27-48, 2018
802018
Novel recharge semi-floating-gate CMOS logic for multiple-valued systems
Y Berg, S Aunet, O Minnotahari, M Hovin
2003 IEEE International Symposium on Circuits and Systems (ISCAS) 5, V-V, 2003
782003
Ultra-low-voltage floating-gate transconductance amplifiers
Y Berg, TS Lande, O Naess, H Gundersen
IEEE Transactions on circuits and systems II: Analog and digital signal …, 2001
722001
Programmable floating-gate MOS logic for low-power operation
Y Berg, ST Lande
1997 IEEE International Symposium on Circuits and Systems (ISCAS) 3, 1792-1795, 1997
531997
An analog feed-forward neural network with on-chip learning
Y Berg, RL Sigvartsen, TS Lande, A Abusland
Analog Integrated Circuits and Signal Processing 9, 65-75, 1996
401996
Ultra low voltage CMOS gates
Y Berg, O Mirmotahari, PA Norseng, S Aunet
2006 13th IEEE International Conference on Electronics, Circuits and Systems …, 2006
372006
High speed ultra low voltage CMOS inverter
Y Berg, O Mirmotahari, JG Lomsdalen, S Aunet
2008 IEEE Computer Society Annual Symposium on VLSI, 122-127, 2008
342008
FLOGIC-Floating-gate logic for low-power operation
TS Lande, DT Wisland, T Soether, Y Berg
Proceedings of Third International Conference on Electronics, Circuits, and …, 1996
341996
Area efficient circuit tuning with floating-gate techniques
Y Berg, TS Lande
1999 IEEE International Symposium on Circuits and Systems (ISCAS) 2, 396-399, 1999
331999
Reconfigurable subthreshold CMOS perceptron
S Aunet, B Oelmann, S Abdalla, Y Berg
2004 IEEE International Joint Conference on Neural Networks (IEEE Cat. No …, 2004
322004
Pseudo floating-gate inverter with feedback control
Y Berg, O Mirmotahari, S Aunet
2006 IFIP International Conference on Very Large Scale Integration, 272-277, 2006
262006
A novel balanced ternary adder using recharged semi-floating gate devices
H Gundersen, Y Berg
36th International Symposium on Multiple-Valued Logic (ISMVL'06), 18-18, 2006
262006
Real-time reconfigurable linear threshold elements implemented in floating-gate CMOS
S Aunet, Y Berg, T Sæther
IEEE Transactions on Neural Networks 14 (5), 1244-1256, 2003
252003
Low-voltage floating-gate current mirrors
Y Berg, TS Lande, S Naess
Proceedings. Tenth Annual IEEE International ASIC Conference and Exhibit …, 1997
231997
Three sub-fJ power-delay-product subthreshold CMOS gates
S Aunet, Y Berg
IFIP VLSI SoC 1719, 2005
222005
A novel D-latch in multiple-valued semi-floating-gate recharged logic
O Mirmotahari, Y Berg
Proceedings. 34th International Symposium on Multiple-Valued Logic, 210-213, 2004
222004
Four-MOSFET floating-gate UV-programmable elements for multifunction binary logic
S Aunet, Y Berg, O Tjore, Ø Næss, T Sæther
Proceedings of the 5th World Multiconference on Systemics, Cybernetics and …, 2001
222001
New SRAM design using body bias technique for ultra low power applications
F Moradi, DT Wisland, H Mahmoodi, Y Berg, TV Cao
2010 11th International Symposium on Quality Electronic Design (ISQED), 468-471, 2010
212010
The system can't perform the operation now. Try again later.
Articles 1–20